Kurs/Prototyping med FPGA: Difference between revisions
< Kurs
No edit summary |
No edit summary |
||
Line 4: | Line 4: | ||
The course will take a stab at explaining the common basics of commercial FPGAs. We will then demonstrate the basics of hardware design languages (HDL) and present an example of prototyping a design in FPGA where we go slightly in-depth about the tools used and the results they produce. We will also touch briefly on the subject of achieving timing closure in high-speed designs. | The course will take a stab at explaining the common basics of commercial FPGAs. We will then demonstrate the basics of hardware design languages (HDL) and present an example of prototyping a design in FPGA where we go slightly in-depth about the tools used and the results they produce. We will also touch briefly on the subject of achieving timing closure in high-speed designs. | ||
The course is aimed at people interested in hardware. If you know the difference between a mealy and moore state machine (or know that there *is* a difference). |
Revision as of 11:34, 19 October 2010
Tid: Torsdag 4. november 2010, kl. 18:15
Sted: Annonseres senere
Kursholder: Odd Rune S. Lykkebø
The course will take a stab at explaining the common basics of commercial FPGAs. We will then demonstrate the basics of hardware design languages (HDL) and present an example of prototyping a design in FPGA where we go slightly in-depth about the tools used and the results they produce. We will also touch briefly on the subject of achieving timing closure in high-speed designs.
The course is aimed at people interested in hardware. If you know the difference between a mealy and moore state machine (or know that there *is* a difference).